













## **ESSOR Architecture Description Documents Set**



## **ESSOR Architecture Introductory Document**

Ref.: CA-PRA-SAS-63996053-549-vAB-UC

Composed of: 47 pages.

Prepared by ESSOR Industries: a4ESSOR, BITTIUM WIRELESS Ltd., INDRA SISTEMAS S.A., LEONARDO S.p.A., RADMOR S.A., THALES SIX GTS FRANCE S.A.S.











Issue: AB



(Page) 2 of 47

Title

**ESSOR Architecture Introductory Document**  CA-PRA-SAS-63996053-549

## Terms and conditions

The distribution of this specification is unlimited.

A free, permanent and irrevocable right to use the information contained in the specification is granted for whatever purpose by ESSOR Participating States and ESSOR Industries, providing usage of the specification as an input is explicitly credited in any work product using the terminology "ESSOR SDR Architecture". Distribution to the public of any derivate specification that would have been established without having given a possibility for ESSOR Participating States and ESSOR Industries to get involved in elaboration of the said derivate specification is subordinate to prior written agreement from ESSOR Participating States and ESSOR Industries.

In case an extract of this document is distributed, the present Terms and Conditions have to be included into that extract.

No patent or patent claim is attached to the content of this specification

#### Release notes

The ESSOR SDR Architecture is one of the strategic objectives of the ESSOR programme. The intention is to make it available as a SCA-based contribution to international SDR Standards. As part of Release 1 of the ESSOR Architecture, this specification reflects the revision of ESSOR Architecture that has been approved end of year 2012 to serve as basis for implementation on the national platforms of the ESSOR Participating States. It is therefore incorporating no implementation feedback from any later national implementation, and no usage feedback from the porting of the HDR WF on platforms.













Title

**ESSOR Architecture Introductory Document**  Document Number

(Page) 3 of 47

#### **ESSOR Main Subcontractors**

The ESSOR programme has been established under the umbrella of the European Defence Agency (EDA) and the ESSOR OC1 phase is sponsored by the governments of Finland, France, Italy, Poland, Spain, and awarded by the Organisation Conjointe de Coopération en matière d'ARmement (OCCAR) to the dedicated joint venture Alliance for ESSOR (a4ESSOR S.A.S.) in charge of managing the industrial consortium composed of the following respective National Champions.

| Name of Main Subcontractors  | Short Name | Country |
|------------------------------|------------|---------|
| BITTIUM WIRELESS Ltd.        | BITTIUM    | FI      |
| INDRA SISTEMAS S.A.          | INDRA      | ES      |
| LEONARDO S.p.A.              | LEO        | IT      |
| RADMOR S.A.                  | RAD        | PL      |
| THALES SIX GTS FRANCE S.A.S. | THALES     | FR      |













Title

Document Number: CA-PRA-SAS-63996053-549

(Page) 4 of 47

## **ESSOR Architecture Introductory Document**

## **REVISIONS**

## **VERSION HISTORY:**

| Version | Date       | Lead Author | Notes                                                           | Status         |
|---------|------------|-------------|-----------------------------------------------------------------|----------------|
| AA      | 27/11/2018 | LEONARDO    | Reflects the version approved as                                | First Release  |
|         |            | A. Di Rocco | outcome of ESSOR Architecture definition work end of year 2010. |                |
| AB      | 18/01/2019 | LEONARDO    | Update after review.                                            | Second Release |
|         |            | A. Di Rocco |                                                                 |                |













Title

Document Number: CA-PRA-SAS-63996053-549

(Page) 5 of 47

## **ESSOR Architecture Introductory Document**

## **TABLE OF CONTENTS**

2

| 3                    | 1. SCOPE                    |                                                                                              | 8        |
|----------------------|-----------------------------|----------------------------------------------------------------------------------------------|----------|
| 4<br>5<br>6          | 1.2 INTI                    | NTIFICATIONRODUCTION                                                                         | 8        |
| 7                    | 2. REFER                    | ENCED DOCUMENTS                                                                              | 10       |
| 8<br>9               |                             | SOR Architecture Introductory Documents set                                                  |          |
| 10                   | 3. SCOPE                    | OF THE ESSOR ARCHITECTURE                                                                    | 12       |
| 11                   | 4. ESSOR                    | OPERATING ENVIRONMENTS                                                                       | 15       |
| 12<br>13<br>14<br>15 | 4.2 GP                      | ESENTATIONP OPERATING ENVIRONMENTS                                                           | 17<br>18 |
| 16                   | 4.3.2                       | CORBA Connectivity                                                                           | 19       |
| 17                   | 4.3.3                       | Deployment Control for CORBA Operating Environments                                          | 19       |
| 18<br>19             | 4.4 MH<br><i>4.4.1</i>      | AL OPERATING ENVIRONMENTS FOR DSP AND FPGA                                                   | _        |
| 20                   | 4.4.2                       | ESSOR MHAL Connectivity                                                                      | 22       |
| 21<br>22<br>23<br>24 | 4.4.2.3<br>4.4.2.3<br>4.4.3 | 2 Overall connectivity model                                                                 | 23<br>24 |
| 25                   | 4.4.4                       | Resource Support                                                                             | 27       |
| 26                   | 4.4.5                       | Radio Devices / Radio Services Access                                                        | 28       |
| 27<br>28             | 4.5 Coi<br><i>4.5.1</i>     | MMON ELEMENTS FOR CORBA AND MHAL OPERATING ENVIRONMENTS  Common IDL Profile for DSP and FPGA |          |
| 29                   | 4.5.2                       | Common DSP Application Environment Profile (DSP AEP)                                         | 29       |
| 30                   | 4.5.3                       | Common Deployment Control features                                                           | 30       |
| 31                   | 4.5.4                       | Contribution to WINNF DSP AEP and IDL Profile specification                                  | 30       |

**OCCAR UNCLASSIFIED** 

ESSOR.17.OC1.001

The information contained within this document are covered by intellectual property rights and its distribution is governed by the Terms and Conditions identified in page 2 of this document.













Title

Document Number: CA-PRA-SAS-63996053-549

**ESSOR Architecture** (Page) 6 of 47 **Introductory Document** 

| 1  | 5. ESSOR RADIO DEVICES AND SERVICES                            | 31 |
|----|----------------------------------------------------------------|----|
| 2  | 5.1 CONCEPT OF RADIO DEVICES AND SERVICES                      | 31 |
| 3  | 5.2 ESSOR RADIO DEVICES                                        | 33 |
| 4  | 5.3 ESSOR Transceiver Subsystem API                            |    |
| 5  | 5.3.1 Key functional Features                                  |    |
| 6  | 5.3.2 Reconfiguration                                          | 37 |
| 7  | 5.3.3 Additional characteristics of the ESSOR Transceiver API  | 38 |
| 8  | 5.3.4 Contribution to WINNF Transceiver Facility Specification | 39 |
| 9  | 5.4 ESSOR RADIO SERVICES                                       | 40 |
| 10 | 6. CONCLUSION                                                  | 43 |
| 11 | 7. ACRONYMS                                                    | 44 |
| 12 | END OF THE DOCUMENT                                            | 47 |

13

14



27













Title

Document Number: CA-PRA-SAS-63996053-549

(Page) 7 of 47

## **ESSOR Architecture Introductory Document**

| 1  | <u>LIST OF FIGURES</u>                                                     |    |
|----|----------------------------------------------------------------------------|----|
| 2  |                                                                            |    |
| 3  |                                                                            |    |
| 4  | Figure 1 - SDR composition and structure                                   | 12 |
| 5  | Figure 2 - Operating Environment for GPP, DSP and FPGA Processing Elements |    |
| 6  | Figure 3 - Overview of CORBA Operating Environments for DSP and FPGA       |    |
| 7  | Figure 4 - Overview of Deployment Control for CORBA OE for DSP and FPGA    | 20 |
| 8  | Figure 5 - Overview of ESSOR MHAL Operating Environments for DSP and FPGA  | 22 |
| 9  | Figure 6 - MHAL Extension abstraction level                                |    |
| 10 | Figure 7 - Overall Connectivity model                                      |    |
| 11 | Figure 8 - Overview of Deployment Control for MHAL OE for DSP and FPGA     |    |
| 12 | Figure 9 - Role of Transceiver                                             | 36 |
| 13 | Figure 10 - Burst creation and data exchanges                              |    |
| 14 | Figure 11 - Overview of Transceiver Interfaces                             |    |
| 15 | Figure 12 - Distributed Transceiver Device and Façades                     | 39 |
| 16 |                                                                            |    |
|    |                                                                            |    |
| 17 |                                                                            |    |
|    |                                                                            |    |
| 18 |                                                                            |    |
|    |                                                                            |    |
| 19 | <u>LIST OF TABLES</u>                                                      |    |
| 20 |                                                                            |    |
| 21 |                                                                            |    |
| 22 | Table 1 - ESSOR Architecture Introductory Documents                        |    |
| 23 | Table 2 - Other Documents                                                  |    |
| 24 | Table 3 - List of Radio Devices (RD) of the ESSOR Architecture             |    |
| 25 | Table 4 - List of Radio Services (RS) of the ESSOR Architecture            |    |
| 26 | Table 5 – Acronyms list                                                    | 46 |













Title

**ESSOR Architecture Introductory Document**  CA-PRA-SAS-63996053-549

(Page) 8 of 47

#### 1. SCOPE

2

3

1

#### Identification 1.1

- The present document consists in the introductory document of the ESSOR Architecture. It is 4
- generated by the revision of ESSOR Architecture that has been approved end of year 2012 to 5
- serve as basis for implementation on top of the national platforms of the ESSOR Participating 6
- 7 States.
- 8 The ESSOR Architecture is a Software Defined Radio (SDR) Architecture relying on the already
- published Joint Tactical Radio System (JTRS) Software Communications Architecture (SCA) 9
- 10 and Application Programming Interfaces (APIs).
- The ESSOR Architecture expands the SCA 2.2.2 for the part not released to the public (e.g. 11
- 12 security) and extended it to more processing elements (e.g., FPGA/DSP).
- The ESSOR Architecture is a complete and consistent Secure SDR Architecture addressing the 13
- European military radio-communications market, and fostering on Waveform portability amongst 14
- heterogeneous SDR Platforms. 15
- This document provides insight details on the European Secure SOftware defined Radio 16
- (ESSOR) programme concerning the definition of the ESSOR Architecture, an SDR architecture 17
- which extends the Software Communications Architecture (SCA) and the already published 18
- JTRS Radio Devices (RD) and Radio Services (RS) Application Programming Interfaces (API). 19

20

21

22

#### 1.2 Introduction

- 23 The goals of developing a Software Defined Radio (SDR) architecture is to facilitate waveform
- portability between heterogeneous Software Defined Radio hardware platforms and to foster 24
- 25 radio re-configurability in front of a large set of waveforms.
- 26 In front of these goals, the Joint Tactical Radio System (JTRS) has initiated the path, publishing
- the Software Communications Architecture (SCA) [4], recognized as a de-facto standard by the 27
- 28 SDR community.
- 29 This document presents the motivations and results of the ESSOR architecture which enrich and
- extends the SDR SCA-based architecture on the following areas: 30











THALES

Title

CA-PRA-SAS-63996053-549

(Page) 9 of 47

## **ESSOR Architecture Introductory Document**

- Definition of the Operating Environments (OE) for DSP & FPGA processors providing scalable architectural approaches between Modem Hardware Abstraction Layer (MHAL) and Common Object Request Broker Architecture (CORBA) based solutions [5].
- Definition of extensions and additions to the already published JTRS Radio Devices (RD) and Radio Services (RS) Application Programming Interfaces (API).
- 6 The ESSOR programme has been established under the umbrella of the European Defence
- Agency (EDA), and the ESSOR OC1 phase is sponsored by the governments of Finland, 7
- France, Italy, Poland and Spain and awarded by the Organisation Conjointe de Coopération en 8
- matière d'ARmement (OCCAR) to the dedicated joint venture Alliance for ESSOR (a4ESSOR 9
- S.A.S.) in charge of managing the industrial consortium composed of the following respective 10
- **National Champions:** 11
- BITTIUM WIRELESS Ltd., INDRA SISTEMAS S.A., LEONARDO S.p.A., RADMOR S.A., 12
- THALES SIX GTS FRANCE S.A.S. 13

15

14

1 2

3

4

5

#### 1.3 Overview

17 18

19

21

22

23

24 25

26

27

28

29

30

31 32

33

34

16

- This document aims to provide an overview of the ESSOR Architecture, and is organised as follow:
- Chapter 1 "Scope": describes the scope and provides an overview. 20
  - Chapter 2 "Referenced documents": reports referenced documents.
    - Chapter 3 "Scope of the ESSOR Architecture": explains the concept of Operating Environment, focusing on the complements identified by ESSOR for the DSP and FPGA processing elements.
    - Chapter 4 "ESSOR Operating Environments": explains the concept of Operating Environment, focusing on the complements identified by ESSOR for the DSP and FPGA processing elements.
    - Chapter 5 "ESSOR Radio Device and Services": identifies the ESSOR extensions for Radio Devices and Radio Services APIs, providing a dedicated focus on the ESSOR Transceiver Subsystem API which addresses the abstraction of a critical functional block of an SDR Platform.
    - Chapter 6 "Conclusion": brings conclusions and perspectives in front of the already achieved milestones into the ESSOR Programme.
    - Chapter 7 "Acronyms": contains Acronyms.

35













Title

**ESSOR Architecture Introductory Document**  Document Number: CA-PRA-SAS-63996053-549

(Page) 10 of 47

## 2. Referenced documents

1 2

#### 2.1 ESSOR Architecture Introductory Documents set 3

| Nr. | Document Id                     | Version  | Document Title                               |
|-----|---------------------------------|----------|----------------------------------------------|
| [1] | CA-PRA-SAS-63996048-549-VAB-UC  | Issue AB | Radio Devices API Description Document       |
| [2] | CA-PRA-SAS- 63996050-549-VAB-UC | Issue AB | Radio Services API Description Document      |
| [3] | CA-PRA-SAS- 63996052-549-VAB-UC | Issue AB | DSP AEP and IDL Profile Description Document |

**Table 1 - ESSOR Architecture Introductory Documents** 

4 5

### 2.2 Others Documents

| Nr.  | Document Id                                                      | Version                        | Document Title                                                                                  |
|------|------------------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------|
| [4]  | JTRS-5000SCA                                                     | V 2.2.2<br>15 May, 2006        | Software Communications Architecture Specification                                              |
| [5]  | OMG (Object Management<br>Group)                                 | version 3.0.3<br>August 1997   | The Common Object Request Broker: Architecture and Specification.                               |
| [6]  | IEEE Std 1003.1<br>(IEEE Standard for Information<br>Technology) | 2004 Edition                   | IEEE Standard for Information<br>Technology - Portable Operating<br>System Interface (POSIX(R)) |
| [7]  | Joint Tactical Radio System (JTRS) Standard                      | API - V_2.11.1<br>02 May, 2007 | Modem Hardware Abstraction<br>Layer Application Program<br>Interface                            |
| [8]  | Hoare                                                            | Hoare, C. A.<br>R. (1978)      | Communicating Sequential Processes                                                              |
| [9]  | Wireless Innovation Forum                                        | January,2009                   | Transceiver Facility V1                                                                         |
| [10] | OCCAR RD_06_OC_WI_V1                                             | April, 2016                    | ESSOR Transceiver Device API to WInnF_Issue1                                                    |













Title

Document Number: CA-PRA-SAS-63996053-549

(Page) 11 of 47

## **ESSOR Architecture Introductory Document**

| Nr.  | Document Id     | Version               | Document Title                                                                                         |
|------|-----------------|-----------------------|--------------------------------------------------------------------------------------------------------|
| [11] | WINNF-08-S-0008 | V2.0.0<br>June, 2017  | Transceiver Facility PIM specification                                                                 |
| [12] | WINNF-11-R-0005 | V0.5.0<br>August,2011 | ESSOR/SCA Next LwAEP harmonization                                                                     |
| [13] | WINNF-11-R-0007 | V1.0.0<br>May,2011    | ESSOR IDL Profile * UltraLw IDL profile                                                                |
| [14] | WINNF-14-S-0016 | V2.0.2<br>July,2014   | IDL Profiles for Platform-<br>Independent Modeling of SDR<br>Applications<br>(a.k.a. PIM IDL Profiles) |
| [15] | WINNF-14-S-0009 | V1.0.1<br>June,2014   | Lw and ULw POSIX AEPs for<br>Resource Constrained<br>Processors                                        |

**Table 2 - Other Documents** 

1 2



## 3. Scope of the ESSOR Architecture

- The ESSOR Architecture is an SDR architectural framework, aiming to establish a "Reference
- 4 Architecture" scalable to different SDR platform classes and suitable for different
- 5 implementations.

1

2

15

16

18

19

20

21

- 6 The SDR Platform is defined as the aggregation of Software and Hardware (HW) Platform,
- 7 where the Software Platform is a particular implementation of the ESSOR Architecture, scaled
- 8 for specific needs, that relies on the HW platform.
- 9 HW Platforms are typically characterised by different constraints on size, weight and power
- 10 (SWAP), processing capacity, RF front-end capability (e.g. simplex/duplex), mainly determined
- by the operational usage of the Radio Set. Depending on these characteristics, SDR Platforms
- can be categorised in classes (typically: handheld, manpack, vehicular, naval/fixed, airborne...).
- Figure 1 below shows an overview of the composition and the structure of an SDR set, in which
- the SDR Platform (PTF) provides capabilities to the instantiated waveforms by means of APIs.



Figure 1 - SDR composition and structure

- 17 The definition of the ESSOR Architecture answers to the following motivations and objectives:
  - The identification and definition of a full set of capabilities required for the ESSOR Architecture, that are accessible through the defined set of APIs.
  - The facilitation of the porting of new waveforms (as the ESSOR HDR waveform) and identified legacy waveforms, on different classes of SDR platforms.



1

2

3

5

6 7

8

9

10 11

12

13

14

15

16

17

18

19

20

21

22 23

24

25

26

27

28

29

30

31









THALES

Title

CA-PRA-SAS-63996053-549

(Page) 13 of 47

## **ESSOR Architecture Introductory Document**

- To be compatible with the SCA 2.2.2 specification [4].
- To maintain compatibility with JTRS SDR architecture at the maximum level possible.
- The ESSOR Architecture is composed of the following areas: 4
  - Core Framework (CF): entities implementing JTRS SCA 2.2.2 CF interfaces, to which ESSOR Architecture is compliant, with the addition of some minor modifications. clarifications and extensions.
  - Operating Environment (OE) for GPP, DSP and FPGA: entities related to Execution Environments (for code loading and execution) and Connectivity for GPP, DSP and FPGA, they are important foundations of the ESSOR Architecture. Two main categories of OE exist, depending on the connectivity solution adopted between the two specified by the ESSOR Architecture: CORBA and ESSOR MHAL. In some cases, the same component is applicable to both execution environments. For the identified OE components, ESSOR Architecture provides rationale, recommendations, specifications and API definition, when applicable [3].
  - Radio Devices (RD) [1],[2]: entities that provide an abstraction of the HW modules of an SDR. Radio Devices offer a high-level SW interface (API) to the other components of an SDR (e.g. WF application or Radio Services) that need to access HW modules. For RD. ESSOR Architecture provides detailed API definition, relying on published JTRS API specifications when possible, with some modifications/clarifications, and extending them with ESSOR additional functionalities, such as the ESSOR Transceiver API.
  - Radio Services (RS) [2]: entities that provide software functionalities useful for the waveform application. RS are related to the operations of the waveform, its control and monitoring and the download of its files and the properties configuration. Similarly to Radio Devices, ESSOR Architecture provides detailed RS API definition, relying on published JTRS API specifications when possible and extending them with ESSOR additional functionalities.
  - Radio Security Services (RSS): entities that provide security functionalities in conformance with the security objectives of ESSOR. Presentation of this aspect of the ESSOR Architecture is not in the scope of this document.
- The ESSOR Architecture is providing the following benefits: 32



2

3

4

5

6

7

11

#### **OCCAR UNCLASSIFIED RELEASABLE TO THE PUBLIC**











Title

CA-PRA-SAS-63996053-549

(Page) 14 of 47

## **ESSOR Architecture Introductory Document**

- Flexibility: provides the capability to adapt the implementation of the ESSOR Architecture to different types of hardware architectures, since even for different platforms of the same class, underlying hardware can be very heterogeneous.
- Scalability: provides the capacity to select APIs and features adapted to the class of the platform which implements the ESSOR Architecture (tactical, naval, ...).
- WF portability: provides the capability to minimize the effort required for porting an ESSOR-compliant WF application from an ESSOR-compliant PTF to another one.
- The ESSOR Architecture has contributed to the WINNF harmonization process in SDR 8
- ecosystem contributing in both Transceiver and DSP AEP and IDL Profile WINNF working 9 10 groups.















Title

CA-PRA-SAS-63996053-549

**ESSOR Architecture Introductory Document** 

(Page) 15 of 47

## 4. ESSOR Operating Environments

2 3

11 12

13

14

15

16

1

## 4.1 Presentation

- The notion of Operating Environment (OE) considered in ESSOR Architecture is related to what 4
- is needed in a Processing Element (PE) to support waveform components execution and to 5
- allow such components to interact with each other. 6
- 7 ESSOR Architecture defines Operating Environments for the following categories of Processing
- Elements: GPP. DSP and FPGA. 8
- 9 An ESSOR Operating Environment is composed of:
- An Execution Environment, in charge of: 10
  - Deployment Control (code loading and execution) of Waveform Components on a
    - Application Environment Profile (AEP) for operating system usage (GPP and DSP operating environments only).
    - A Connectivity, providing the logical interconnection for deployed waveform components, wherever PE located (for mutual interaction purposes).
- Figure 2 below shows two waveform components C1 and C2 running in the execution 17
- 18 environment of a Processing Element, allowed to interact with each other (internal connectivity)
- and with other entities external to the PE (external connectivity). 19

<sup>&</sup>lt;sup>1</sup> Although it is improper the term "execution" applied to FPGA, it is used to refer to the processing or control activity performed by the hardware structures dynamically defined by the FPGA configuration file loaded on this processing element.









Title

Document Number: CA-PRA-SAS-63996053-549

## ESSOR Architecture Introductory Document

sue: AB (Page) 16 of 47



1 2

8

Figure 2 - Operating Environment for GPP, DSP and FPGA Processing Elements

- The selected connectivity is of paramount importance for characterization of the OE, since it influences the way all external interactions of executed components are handled: inter-
- 5 component interfaces, interfaces with radio devices and radio services, and interface with the
- 6 Core Framework.
- 7 In order to cover those interactions, the ESSOR Architecture considers two alternatives:
  - Usage of CORBA connectivity for all processing elements (GPP, DSP and FPGA),
- Usage of CORBA connectivity only for GPP and usage of ESSOR MHAL connectivity on
   DSP and FPGA.
- In both cases the GPP operating environments are based on JTRS SCA 2.2.2, as presented in
- 12 § 4.2.
- 13 The first case, also known as CORBA everywhere approach, extends JTRS SCA 2.2.2 towards
- 14 DSP and FPGA in defining "CORBA Operating Environments for DSP and FPGA", with a driving
- 15 principle consisting in generalizing the usage of CORBA technology with proper
- recommendations on IDL and CORBA profiles. Those operating environments are presented in
- 17 § 4.3.
- 18 The second case, also known as ESSOR MHAL approach, extends JTRS SCA 2.2.2 towards
- 19 DSP and FPGA in defining "MHAL Operating Environments for DSP and FPGA", with a driving
- 20 principle consisting in the usage of ESSOR MHAL connectivity on DSP and FPGA OE. Those
- 21 operating environments are presented in § 4.4.
- 22 The DSP and FPGA Operating Environments are based on common elements that are
- presented in § 4.5.















Title

CA-PRA-SAS-63996053-549

## **ESSOR Architecture Introductory Document**

(Page) 17 of 47

## 4.2 GPP Operating Environments

- In case of GPP Operating Environment, both aspects considered as constituents of OE, 2
- Execution Environment and Connectivity, are consistently defined in the SCA 2.2.2 specification, 3
- addressing the Core Framework (CF), the Operating System (OS) and the CORBA middleware 4
- 5 used as a Connectivity.

1

11

12

13

14

15 16

17

18

- As the ESSOR Architecture inherits from the SCA 2.2.2 specification, the ESSOR Architecture 6
- 7 identifies only minor modifications, clarifications and extensions related to the CF. A short
- summary of these points is provided below: 8
- 9 Optional fillina **Application** interface's attributes (componentNamingContexts, componentProcessIds, componentDevices, componentImplemenations attributes), 10
  - Limitation of pending connections concept defined by the SCA specification to platform components and not for waveform components,
  - File system size interpretation clarified as the total capacity of the file system (bytes per sector multiplied by total number of sectors),
  - Possibility to use different names for naming context and object name binding during DomainManager's registration in CORBA Naming Service,
  - Performing of start() and stop() operations for Devices and Services by dedicated platform entity.





**ESSOR Architecture** 

**Introductory Document** 



THALES

Title

Document Number: CA-PRA-SAS-63996053-549

Issue: Al

(Page) 18 of 47

## 4.3 CORBA Operating Environments for DSP and FPGA

#### 2 4.3.1 Presentation

1

10

11 12

13

14

17

18 19

- 3 A CORBA Operating Environment for a DSP and FPGA is defined as an Operating Environment
- 4 where the Connectivity used amongst GPP, DSP and FPGA Processing Elements is
- 5 implemented using CORBA, as illustrated in Figure 3 below. Such environment takes advantage
- 6 of COTS solutions for DSP and FPGA Real-Time ORB available nowadays, and is resulting in
  - "CORBA-everywhere" solutions.
- 8 Topics related to CORBA Connectivity are described in § 4.3.2. Other features related to
- 9 CORBA Operating Environments are:
  - **DSP AEP** (cf. § 4.5.2): provides CORBA DSP OE with a set of operations that WF components have to use to access to Operating System functionalities on DSP, similarly to SCA AEP,
  - **Deployment Control** (cf. § 4.3.3): provides the capability to deploy WF components on CORBA DSP and FPGA Operating Environments.
- Figure 3 provides an overview of the ESSOR CORBA Operating Environments for DSP and FPGA.



Figure 3 - Overview of CORBA Operating Environments for DSP and FPGA

**OCCAR UNCLASSIFIED** 













Title

CA-PRA-SAS-63996053-549

## **ESSOR Architecture Introductory Document**

(Page) 19 of 47

#### 4.3.2 CORBA Connectivity 1

- The founding principle of CORBA middleware, i.e. the remote operation invocation, allows in 2
- particular abstraction of physical locations of interacting objects: the ORB (Object Request 3
- Broker) is the mediator of such remote interactions. 4
- The adoption of CORBA as connectivity solution lightens the specification of CORBA Operating 5
- Environments, since no additional APIs are required to connect components. 6
- 7 A recommendation is given regarding the adoption of an optimized, highly performing transport
- protocol under the CORBA middleware, whose choice is platform dependent and is left to the 8
- 9 platform developer.
- One important topic is related to the question of which CORBA features a DSP or FPGA-based 10
- environment should support. Due to the specific processing and data flow throughput regarding 11
- WF components usually allocated to these classes of PE, recommendations related to the 12
- 13 CORBA profiles to be used on such Processing Elements are given in [3].
- The ESSOR specification is referencing for DSP the minimumCORBA profile, in order to 14
- maximize backward compatibility with SCA 2.2.2. 15
- 16 For FPGA environments, specific recommendations are as well provided on the usage of a HW-
- ORB and the features it should support. 17
- One essential recommendation applicable to CORBA Connectivity available for CORBA OE is 18
- related to the support of the Common IDL Profile for DSP and FPGA as defined in § 4.5.1 for the 19
- definition of waveform-specific interfaces among waveform components. It has to be noted that 20
- 21 the SCA CF::Resource Interface of the waveform component (used for component management
- purposes) is not constrained by this profile, when required by system design considerations. 22

23

24

29

30

31

#### 4.3.3 Deployment Control for CORBA Operating Environments

- The common Deployment Control features defined in § 4.5.3 are applicable to CORBA 25
- Operating Environments. 26
- Deployment Control enables waveform components to be deployed in DSP and FPGA compliant 27
- with CORBA OE. Implementation of this capability is distributed among the following elements: 28
  - DSP Device and FPGA Device located on GPP OE and reachable by CF.
  - DSP\_DeploymentControl and FPGA\_DeploymentControl, located respectively on DSP and FPGA Processing Elements, that support waveform application components loading
- and activation. 32

#### **OCCAR UNCLASSIFIED**



- 1 Specifications for the Deployment Control are defined in the CORBA case for both Static and
- 2 Dynamic Resource deployment.
- 3 Figure 4 below shows the functionalities related to component deployment on different
- 4 categories of Processing Elements (GPP<sup>2</sup>, DSP and FPGA) through the usage of the elements
- 5 mentioned beforehand.

7

8

9

10



Figure 4 - Overview of Deployment Control for CORBA OE for DSP and FPGA

## 4.4 MHAL Operating Environments for DSP and FPGA

<sup>2</sup> For completeness, also the case of deployment on GPP through an executable GPPDevice is shown

**OCCAR UNCLASSIFIED** 













Title

CA-PRA-SAS-63996053-549

(Page) 21 of 47

## **ESSOR Architecture Introductory Document**

#### 4.4.1 Presentation

1

12

13 14

15

16

17

18

19

20 21

- The ESSOR Architecture defines, for DSP and FPGA Processing Elements, MHAL Operating 2
- Environments as Operating Environments where ESSOR MHAL Connectivity is used. 3
- It enables implementation of DSP and FPGA Operating Environments in DSP and FPGA 4
- processing elements without the support of the CORBA technology, replacing CORBA 5
- Connectivity with the ESSOR Modem Hardware Abstraction Layer (MHAL) Connectivity. 6
- 7 The ESSOR Architecture defines the waveform components executing in MHAL Operating
- Environment as MHAL Resources. All the features necessary to provide MHAL Resources with 8
- 9 a similar level of service as with CORBA OE are specified.
- 10 The ESSOR MHAL Connectivity, compliant with JTRS MHAL, is described in § 4.4.2. Other features of the MHAL OE are: 11
  - DSP AEP (cf. § 4.5.2): provides MHAL DSP OE with functionalities similar to SCA AEP. DSP AEP defines a set of operations that MHAL Resources have to use to access to Operating System functionalities on DSP,
    - Deployment Control (cf. § 4.4.3): provides the capability to deploy MHAL Resources on MHAL DSP and FPGA OE.
      - Resource Support (cf. § 4.4.4): enables the MHAL Resource to be controlled by Core Framework or other management entities through the SCA CF::Resource interface as if the MHAL Resource was a standard CORBA SCA Resource,
    - RD/RS Access (cf. § 4.4.5): enables the MHAL Resource to access to Radio Devices and Radio Services which are present in the architecture.
- 22 Figure 5 provides an overview of the ESSOR MHAL Operating Environments for DSP and FPGA. 23



Bittium Indra # LEONARDO LINO & NAMAL DEFINER ELECTRONS



THALES

Title

ESSOR Architecture Introductory Document CA-PRA-SAS-63996053-549

ue: AB (Page) 22 of 47



Figure 5 - Overview of ESSOR MHAL Operating Environments for DSP and FPGA

- 3 The features Resource Support and RD/RS Access are not specifically addressed for CORBA
- 4 OE because implementation of SCA Resource interface and connection to Radio Devices and
- 5 Radio Service is implicit.

1 2

6

7

8

9

### 4.4.2 ESSOR MHAL Connectivity

#### 4.4.2.1 Presentation

- 10 The ESSOR MHAL Connectivity has been defined with the aim to suit the connectivity needs of
- highly constrained DSP and FPGA processing environments. It provides, together with CORBA,
- the second connectivity option specified by ESSOR Architecture.
- 13 The ESSOR MHAL Connectivity provides an abstract framework for the communication between
- 14 the software components of the waveform application and the SDR platform. This
- 15 communication framework makes no assumption on the underlying hardware, being extensible
- to DSP or FPGA processing elements. The model defines a set of rules in the way the different
- components of the system have to be defined and connected.

#### **OCCAR UNCLASSIFIED**



Bittium indra # LEONARDO LANG A RAMAL GEFARE ELECTROMS



THALES

Title

Document Number: CA-PRA-SAS-63996053-549

**ESSOR Architecture Introductory Document** 

sue: AB (Page) 23 of 47

- 1 The ESSOR MHAL Connectivity respects the JTRS MHAL Connectivity, as defined in § A.2-A.6
- of [7], that defines the notions of MHAL Communication Service and associated GPP, DSP and
- 3 FPGA API extensions. It extends the JTRS specification with the optional Channel API, that is
- 4 based on the Communications Sequential Process (CSP) model [8], focusing on scalability and
- 5 WF components synchronization.

8

9

10

14

15

16

17

18

19

20

Figure 6 below presents how the Channel API complements JTRS MHAL Connectivity, forming the whole ESSOR MHAL Connectivity specification.

WF Component

JTRS MHAL API

JTRS MHAL API

JTRS MHAL API

CHANNEL API

Frocess of implementation

TRANSPORT

WF
Component

SPECIFICATION

Process of implementation

MPLEMENTATION

Figure 6 - MHAL Extension abstraction level

- The usage of ESSOR MHAL connectivity in order to implement waveform-specific interfaces can follow two approaches (depending on waveform application implementation choices and capabilities of the OE):
  - Specify the waveform-specific interfaces according to implementation language engineering practices (C/C++ header files for DSP or signals with chronograms for FPGA) and defining the associated MHAL messages.
  - Usage of an IDL compiler and a broker to automatically perform the aforementioned activities (mainly seen as a viable perspective for DSP OE). In that case the compliance with the Common IDL Profile specified in § 4.5.1 is requested.

#### 4.4.2.2 Overall connectivity model

- 21 Components from GPP have to be capable of easy connection with MHAL Resources allocated
- 22 in DSP or FPGA and vice versa. ESSOR MHAL connectivity specification, using the new
- 23 Channel API connectivity model, enables the management of this interconnection allowing the
- 24 developer to concentrate on the waveform application. Figure 7 below shows how the

#### **OCCAR UNCLASSIFIED**







THALES

Title

CA-PRA-SAS-63996053-549

## ESSOR Architecture Introductory Document

ssue: AB (Page) 24 of 47

- communication among MHAL Resources and SCA Resources located in different processors is made onto the communication channels.
- 3 The communication channel is defined as the mean by which the source and sink interfaces are
- 4 connected one to each other. The sink interface is already defined with a LD, therefore the
- 5 channel identifier is defined at build time in a configuration file where the couple (sourceld, LD) is
- 6 mapped to a channel identifier, as represented in Figure 7 below.

Mhal Mhal Mhal Mhal pushPacket (23, [...]) Resource Resource pushPacket (12, [...]) ESSOR MHAL ESSOR MHAL **ESSOR MHAL** GPP DSP **FPGA** [n] CORBA NON-CORBA Connectivity Model

Figure 7 - Overall Connectivity model

10

11

18

19

8

7

### 4.4.2.3 Features by category of Processing Elements

## 12 GPP Processing Elements

- 13 The current JTRS MHAL specification defines the MHAL GPP as a Radio Device. In order to
- 14 improve the performance of the connections between different processors, the ESSOR MHAL
- 15 specification extends the JTRS MHAL solution, defining two possible approaches when a GPP
- waveform component needs to exchange messages with a DSP/FPGA waveform component
- 17 not directly accessible by the ORB:
  - MHAL Device: the use of MHAL Device is intended as described in the JTRS MHAL specification. In this case, the MHAL proxy located on GPP is modelled as a Radio



1 2

3 4

5

6

7

8 9

10

12











Title

CA-PRA-SAS-63996053-549

(Page) 25 of 47

## **ESSOR Architecture Introductory Document**

Device in order to exchange messages with waveform components located in DSP and FPGA.

- MHAL Access Resource: the idea behind the inclusion of the MHAL Access Resource into the ESSOR Architecture is to limit the timing overhead due to the presence of Marshalling/Demarshalling and other Mux/Demux activities performed by ORBs, when WF CORBA components not located in the same address space of the MHAL Device want to communicate together. This situation causes that MHAL messages are encapsulated in CORBA messages. This solution implies the redefinition of MHAL Device component as a dedicated Resource component which has to be implemented in each GPP processing element.
- As it was shown each solution has its advantages and its disadvantages, therefore the choice of 11
  - using a MHAL Device or a MHAL Access Resource is an implementation decision that is out of
- 13 the scope of this document.
- 14 **DSP Processing Elements**
- Following the principles defined previously, a waveform application is a collection of one or more 15
- concurrently executed MHAL Resources connected by channels. These resources can be 16
- allocated both in DSP and FPGA providing, in this way, a unified methodology and model for 17
- 18 both kinds of processors.
- 19 The MHAL Resources deployed in the DSP processor must match with the API which
- communicates with the underlying hardware. Each MHAL Resource has a set of sink functions 20
- and a set of source functions that are used to connect these resources together. A MHAL 21
- Resource is a black box, communicating with the outside only via its ports. The source functions, 22
- 23 therefore, can be connected to sink functions using channels.
- 24 MHAL Resources can be treated as atomic building blocks for parallel systems. They can be
- joined together, like electronic components, by connecting their sink/sources with channels. The 25
- connection may be implemented either directly in shared memory or across an inter-processor 26
- 27 link.
- 28 **FPGA Processing Elements**
- As well as the JTRS MHAL FPGA API, ESSOR MHAL FPGA API consists of a collection of 29
- transmit and receive node user signal and timing descriptions that provide services to route 30
- MHAL communications. MHAL Resources in the FPGA communicate, through ESSOR MHAL 31
- component, with MHAL Resources co-located into the FPGA or either in any other remote 32
- processing element. 33
- 34 Sink and source functions in FPGA communicate with receiving and transmitting nodes
- respectively. Connectivity based on channels can also be modelled with nodes; therefore one 35
- FPGA MHAL Resource may have any number of input channels and output channels. Each 36

#### **OCCAR UNCLASSIFIED**













Title

CA-PRA-SAS-63996053-549

## **ESSOR Architecture Introductory Document**

(Page) 26 of 47

- channel can be constructed from two buses going in opposite directions, even though data 1
- transfer on channels is unidirectional. 2
- The Tx Node defined in the ESSOR MHAL FPGA API provides new capabilities to allow more 3
- re-configurability and flexibility. Channels can be modelled with this interface and buses can be 4
- 5 used more efficiently since high data, low data or both can be managed. While current definition
- of JTRS MHAL FPGA is constrained to 16-bit busses, the ESSOR Tx node is able to extend the 6
- 7 size bus up to 32-bit. This may allow for certain platforms a more efficient use of busses and
- also an increase in data working frequency. This bus extension can be configured by user thus 8
- keeping backwards compatibility with current JTRS MHAL API FPGA specification. 9

10

11

## 4.4.3 Deployment Control for MHAL Operating Environments

- 12 The common Deployment Control features defined in § 4.5.3 are applicable to MHAL Operating
- 13 Environments.
- Deployment Control enables waveform components to be deployed in DSP and FPGA compliant 14
- with MHAL OE. Implementation of this capability is distributed among the following elements: 15
- 16 DSP Device and FPGA Device, located on GPP OE and reachable by CF,
- 17 DSP\_DeploymentControl and FPGA\_DeploymentControl, that supports the MHAL Resource loading and activation. 18
- 19 On DSP, The MHAL Resource implements an entry function (rscEntryPoint) and MHALResourceInterface interface, in order to be deployed and released within the MHAL OE. 20
- The Deployment Control feature implies the creation of Resource Proxy on GPP and 21 registration of the MHAL Resource to the DSP ResourceSupport to support the feature 22 described in § 4.4.4. 23
- 24 In the case of Dynamic Resource Deployment as defined in § 4.5.3, the executable code of MHAL Resources is instantiated depending on the desired capabilities, while the executable 25 code relative to the platform is considered as resident in the DSP and FPGA processing 26 elements. 27
- 28 Figure 8 provides an overview of deployment control for MHAL OE.







THALES

Title

CA-PRA-SAS-63996053-549

**ESSOR Architecture Introductory Document**  (Page) 27 of 47



Figure 8 - Overview of Deployment Control for MHAL OE for DSP and FPGA

## 4.4.4 Resource Support

1 2

3

- The Resource Support feature enables the MHAL Resource to be controlled by CF or other 4 5
  - management entities through the SCA CF::Resource interface.
- This feature is composed of two sub-features: 6
- 7 Inner Resource Support: this sub-feature offers the capacity to forward requests emitted by 8 management entities (CF, platform control, other Resources) relative to the SCA 9 CF::Resource interface to the MHAL Resources located in DSP or FPGA processing elements; this is performed through a Resource Proxy located on GPP, then forwarded by 10 MHAL OE. 11
- 12 Port Connection Support: this sub-feature enables to establish the connectivity provided by the ESSOR HAL Connectivity between the different MHAL Resources and other Resources 13 of the waveform application. 14
- The Port Connection Support sub-feature can be implemented according to different alternatives 15
- which enable to locate or to fix MHAL Logical Destinations (LD) at build time or during 16
- deployment of the waveform application. 17
- In MHAL DSP OE, relative interfaces are defined in C and C++ language. In MHAL FPGA OE, 18
- interfaces are defined as Register Transfer Language (RTL) interfaces. 19











Title

CA-PRA-SAS-63996053-549 **ESSOR Architecture** 

## **Introductory Document**

(Page) 28 of 47

#### 4.4.5 Radio Devices / Radio Services Access

- The Radio Devices /Radio Services access features enable an MHAL Resource to access to 2 RD/RS which are present in the platform which implements the ESSOR Architecture. 3
- Two alternatives for a MHAL Resource to access a given RD/RS are allowed, in order to 4
- 5 integrate the target waveform components:
- MHAL Access: the MHAL Resource sends and receives MHAL messages to and from 6 7 RD/RS. This alternative is similar to the solution provided by JTRS for the MHAL RF Chain 8 Coordinator feature.
- Direct Access: the MHAL Resource uses a C, C++ (in DSP) or RTL (in FPGA) interface 9 which is the result of the mapping of RD/RS IDL interfaces defined for each RD/RS. 10
- MHAL Access is corresponding to more separation in the way waveform application components 11
- and the RD/RS are encapsulated, while Direct Access first targets performance. The set of 12
- 13 possibilities for a given target waveform integration are a platform design decision, and the
- choice (when allowed) for a given waveform porting is a design decision to occur during porting 14
- 15 effort.

1













Title

CA-PRA-SAS-63996053-549

## **ESSOR Architecture Introductory Document**

(Page) 29 of 47

#### 1 4.5 Common elements for CORBA and MHAL Operating Environments

- This chapter presents elements that are common to the definition of the CORBA and MHAL 2
- Operating Environments for DSP and FPGA respectively presented in § 4.3 and § 4.4. 3

4

5

#### 4.5.1 Common IDL Profile for DSP and FPGA

- In order to ease waveform portability, a lightweight common IDL profile has been defined to 6
- 7 support definition of waveform-specific interfaces. The usage of this profile is reported for
- CORBA OE and for MHAL OE in [3]. 8
- The principle of this profile is to narrow down, from the complete set of IDL features, the 9
- syntactical and behavioural features possibly used for a given interface to a minimum set. This 10
- approach avoids the OE to implement support of features not strictly needed by the waveform 11
- 12 components typically running on DSP and FPGA Processing Elements.
- The improvements brought in homogeneity of description of interfaces are benefiting to 13
- portability of complex waveform applications where components can be implemented. 14
- depending on the target platform structure and porting decisions, in DSP or in FPGA. The 15
- limitation imposed is not over constraining the design of the waveform application since the 16
- 17 limited set of features is well-suited to a large set of real-time and embedded applications, in
- particular PHY layer processing. 18
- Application of the profile is not preventing portability of a compliant component to GPP Operating 19
- 20 Environments that support a larger set of IDL features, since the profile is a strict subset of the
- IDL defined for usage in GPP OE. The reciprocal is only possible if a component has been 21
- defined, in a voluntary manner, in conformance with the lightweight common IDL profile, even 22
- though executed into a more capable GPP OE. 23
- 24 In order to ease waveform portability, the adoption of the Common IDL profile for the definition of
- 25 waveform-specific interfaces among waveform components is one recommended approach for
- both CORBA and MHAL Operating Environments. 26

27

28

#### 4.5.2 Common DSP Application Environment Profile (DSP AEP)

- An Application Environment Profile (AEP) has been defined for usage in CORBA and MHAL 29
- Operating Environments for DSP. Similarly to the lightweight Common IDL Profile, the principle 30
- has been to define the minimal subset of operating system features that still serves the needs of 31
- targeted applications. Implementation of the profile is typically intended to be realized by RTOS 32
- (Real-Time Operating Systems), but other OS may comply. 33

#### **OCCAR UNCLASSIFIED**











THALES

Title

CA-PRA-SAS-63996053-549

(Page) 30 of 47

## **ESSOR Architecture Introductory Document**

- The profile is requiring basic technical services such as Scheduling Services, Memory
- Management Services and Time Management Services, complying with the "POSIX" definition 2
- approach [6] used in the SCA specification. 3

4

5

13

14

19 20

21

22

23

24

25

1

#### 4.5.3 Common Deployment Control features

- The Deployment Control feature provides the capability to deploy WF components on DSP and 6
- 7 FPGA Operating Environments.
- 8 From GPP OE perspectives, issues related to components deployment (loading, unloading,
- execution and termination) have analogous solution in the CORBA and MHAL cases. 9
- 10 The Deployment Control follows the standard SCA rules of interactions between an
- ApplicationFactory CF entity and a ResourceFactory or an ExecutableDevice, for deploying WF 11
- components on DSP/FPGA. Two Executable Devices are defined for this scope: 12
  - **DSP Device:** for deployment on DSP,
    - **FPGA Device:** for deployment on FPGA.
- Two alternatives are defined by the ESSOR Architecture for the implementation of this feature: 15
- Static Resource Deployment: the entire software running in the processing element 16 (including the Operating Environment software) is deployed, at waveform deploy time, 17 along with the WF components, 18
  - Dynamic Resource Deployment: the code of the waveform components is deployed, at waveform deployment time, on top of the Operating Environment software, that is considered as resident in the DSP and FPGA processing elements (started at platform boot).
  - Usage of one option or another is having no significant influence on the achieved waveform portability. Dynamic Resource Deployment is an advanced option that should be implemented to answer duly identified operational requirements.

26

27

## 4.5.4 Contribution to WINNF DSP AEP and IDL Profile specification

- ESSOR DSP AEP and IDL Profile specification documents [12] and [13] have contributed to the 28
- WINNF harmonization process leading to the WINNF IDL Profiles for Platform-Independent 29
- Modeling of SDR Applications [14] and WINNF Lw and ULw POSIX AEPs for Resource 30
- 31 Constrained Processors [15].

#### **OCCAR UNCLASSIFIED**











THALES

Title

**ESSOR Architecture Introductory Document**  CA-PRA-SAS-63996053-549

(Page) 31 of 47

#### 5. ESSOR Radio Devices and Services

2 3

12

13

25

26

27

1

#### **Concept of Radio Devices and Services** 5.1

- The concept of Radio Device and Radio Service in SDR architecture is derived from logical 4
- devices and services defined by the JTRS SCA for the radio domain. From a waveform 5
- portability perspective, the interest of RD and RS is to provide the waveforms with the capacity 6
- to access the specific features of a platform independently from the implementation of these 7
- features. The ESSOR Architecture defines a set of API for RD and RS on which waveforms can 8
- rely on, and that each ESSOR compliant platform implements specifically depending on its own 9
- 10 characteristics.
- Distinctions between RD and RS features are as follow: 11
  - Radio Device API: access to features which are typically implemented by hardware,
  - Radio Service API: access to features which are typically implemented by software.
- The RD and RS have all a similar structure. They implement a main interface defined by the 14
- SCA 2.2.2 specification (CF::Resource, CF::Device, CF::LoadableDevice 15
- CF::ExecutableDevice) depending on the type of the component. This interface is usually used 16
- by Core Framework or dedicated platform components for general control (start, stop, 17
- management of configuration, testing). The specific features are implemented by ports. A port is 18
- associated with an interface (defined as an IDL interface according to the SCA) and the set of 19
- 20 interfaces associated with ports of a RD or RS defines the RD or RS API. In the ESSOR
- 21 Architecture, the definition of port is similar to those used into the SCA 2.2.2 specification.
- Although the concept of logical devices and services defined by the SCA provides a good level 22
- of support to waveform portability, ESSOR Architecture identifies areas of portability 23
- enhancements: 24
  - Performance criteria: the purpose of performance criteria is to define a performance capacity that each implementation of the ESSOR Architecture, which implements the radio device or radio service on which the criteria apply, will have to document.
- 28 Criteria may have different types. They can be the capacity of some radio devices to support a
- specific configuration (as list of supported baud rates for the SerialPortDevice), they can be the 29
- capacity of the hardware below the implementation of the architecture such as delay for up and 30
- 31 down conversions of base-band samples for example or the delay necessary to perform a
- 32 software processing such as delay necessary to route an IP packet. All these performances are
- correlated, from waveform point of view, to a radio device and radio service or API. 33



1

2

3

4

5 6

7

8

9

10

11

12

13

14

15 16

17

18 19

20

21

22

23

24

25

26

27

28

29 30











Title

CA-PRA-SAS-63996053-549

(Page) 32 of 47

## **ESSOR Architecture Introductory Document**

The ESSOR Architecture does not provide values for performance criteria, but the supported waveforms provide the list of required performance criteria, and the associated values necessary to support them. Based on that information it is possible to compare the waveforms required performances with the performances provided by an implementation of the ESSOR Architecture. and to check if these performances enable the identified waveforms to be ported on this implementation.

- Guidelines to design Real Time interfaces: the purpose is to provide guidelines relative to the definition of IDL interfaces for radio devices and radio services so that they limit time overheads for the components that implement them. These guidelines are decomposed in a set of rules which address different aspects of the definition of an IDL interface.
- Definition of allocation properties for WF deployment and RD/RS usage: these allocation properties are used to make association (dependency) between waveform components (Resources) and platform components (Devices and Services). Each platform component with the aid of allocation properties defines its own allocation capabilities. On the other hand each waveform resource, using reference to allocation properties defined for each Device or Service, exposes its own needs which have to be fulfilled by platform components. In order to increase portability of waveform components, the ESSOR Architecture defines two kinds of association between waveform and platform components:
  - Deployment related: in order to deploy each of the waveform components, ApplicationFactory has to find suitable Loadable/Executable Device (based on provided allocation properties) which fulfils all resource requirements. Those requirements are defined in SCA Software Package Descriptor (SPD) file (section implementation) for each of the waveform components.
  - Usage related: in order to use some Radio Devices and/or Radio Services by waveform component, ApplicationFactory has to find suitable platform components (based on provided allocation properties) which fulfils all resource requirements. Those requirements could be defined in SPD file (sections usesdevice) for each of the waveform components.













Title

CA-PRA-SAS-63996053-549

## **ESSOR Architecture Introductory Document**

(Page) 33 of 47

#### 5.2 ESSOR Radio Devices 1

- Radio Devices are software components that provide an abstraction of the HW modules of an 2
- SDR. Radio Devices offer a high-level SW interface (API) to the other entities of an SDR (e.g. 3
- Waveform or Radio Services) that need to access Hardware modules. 4
- 5 RD APIs are considered as part of the most important interfaces in SDR architecture, providing
- the possibility to maximise the waveform portability. In addition, ESSOR Radio Devices definition 6
- 7 tries to maximise backward compatibility with JTRS APIs, extends the JTRS APIs and creates
- new APIs in order to support different military waveforms, covering HF / VHF / UHF Frequency 8
- bands, addressing National and Coalition needs and operating in Narrow Band and Wide Band 9
- 10 channels.
- This has been done by taking the published JTRS APIs as a starting point, then identifying the 11
- 12 shortfalls and missing functionalities of these current APIs in front of the agreed set of legacy
- waveforms and the new ESSOR HDR waveform. 13
- Table 3 below depicts the Radio Devices [1] considered in ESSOR definition. 14













Title

CA-PRA-SAS-63996053-549

(Page) 34 of 47

## **ESSOR Architecture Introductory Document**

Starting Reference Considered ESSOR Arch. API ESSOR RD API JTRS API WinnF API released documentation ESSOR RD Audio Port AudioPortDevice API Audio Port Device Device API Platform Discrete ESSOR RD Device PlatformDiscrete Device API Serial Port Device SerialPortDevice API ESSOR\_RD SerialPort Device API ESSOER RD Ethernet EthernetDevice API Ethernet Device Device API GpsDevice API ESSOER RD GNSS **GNSS Device** Device API ESSOR RD Transceiver Transceiver Transceiver Device API Subsystem Device Facility Specification V.1 [9]

Table 3 - List of Radio Devices (RD) of the ESSOR Architecture

4

6

7

8

9

10

2

3

- From the previous table: 5
  - The Audio Port Device API provides access to the Audio Port HW. This API is used in close co-operation with Vocoder Service API,
    - The Platform Discrete API provides interface for SDR components that need software access to a predefined set of hardware platform discrete signals,
    - The **Serial Port Device API** provides access to the Serial Port Hardware,
- The **Ethernet Device API** provides access to the Ethernet Hardware, 11
- 12 The GNSS Device API provides access to GNSS Receiver Hardware,

#### **OCCAR UNCLASSIFIED**

ESSOR.17.OC1.001

The information contained within this document are covered by intellectual property rights and its distribution is governed by the Terms and Conditions identified in page 2 of this document.











THALES

Title

CA-PRA-SAS-63996053-549

(Page) 35 of 47

## **ESSOR Architecture Introductory Document**

The Transceiver Subsystem Device API (described in § 5.3).

- For a Platform implementation, the adoption of a Radio Device or a Radio Service API is 2
- considered a Platform-dependent choice since, for the scalability concept, it depends on the 3
- applicability of such API to the PTF; for this reason no API can be considered strictly mandatory 4
- in a PTF. 5

1

12

13

14

15

16

17

24

- The definition of APIs uses the "Extension approach" (derived from the JTRS specification). 6
- based on the fact that an API is composed of some basic interfaces (and ports), providing the 7
- main functionalities, and extensions (where needed) consisting of supplementary interfaces (and 8
- 9 ports), that provide additional functionalities. By this way the API developer implements at least
- basic functionalities and then implements extension interfaces according to the needs. 10
- 11 When an API is adopted in a Platform implementation:
  - All basic interfaces/ports shall be implemented, except some supported capabilities that are optional (not mandatory), e.g. some ports for internal connections between PTF components.
  - Extensions are generally not mandatory, and can be implemented if requested and applicable to the specific PTF, even if in some cases the adoption of at least one extension is strictly necessary.
- UML 2.0 modelling language has been adopted for the description of the components, with a 18
- 19 usage of Class diagrams, State diagrams, Sequence diagrams, Context diagrams and Ports
- diagrams. 20
- 21 Any of these APIs are defined with state of the art approach and exhaustive specification
- information, like context, class, state and sequence diagrams plus behaviour description and, 22
- obviously, the IDL definition for each specific component's interface. 23

### 5.3 ESSOR Transceiver Subsystem API

- The ESSOR Transceiver Subsystem Device API addresses the complex topic of definition of the 25
- adequate API relative to the subsystem of the radio set in charge of acquisition (in reception) 26
- and radiation (in transmission) of the radio signal, denoted Transceiver as contraction of the 27
- terms "transmitter" and "receiver", as represented in Figure 9 below. 28



6

10

#### OCCAR UNCLASSIFIED RELEASABLE TO THE PUBLIC

Bittium 🐡 ındra 🟀 LEONARDO



THALES

Title

CA-PRA-SAS-63996053-549

(Page) 36 of 47

## **ESSOR Architecture Introductory Document**



Figure 9 - Role of Transceiver

This API of the ESSOR Architecture has been defined considering the technical specification 3

Transceiver Facility V1 [9] of the Wireless Innovation Forum (WInnF - former SDR Forum). A 4 certain number of improvement modifications, and, furthermore, an important number of 5

additions have been brought by ESSOR in defining the ESSOR Transceiver API. The

7 Transceiver Subsystem Device API is defined in accordance with the principles that drive the 8

definition of the other RD API of ESSOR. As such, compliance with SCA Device interface,

definition of IDL and associated typical set of ports is achieved. 9

#### 5.3.1 Key functional Features

- One first particular aspect is related to the structure of the Transceiver Subsystem API, that is 11
- uniquely distributed among a reduced set of six mandatory interfaces, which provide the 12
- 13 fundamental control and data exchange, and 3 sets of extensions, which provide optional
- interfaces: one Set for Receiver, one Set for Transmitter and the third one, Get Boundaries, for 14
- Transceiver reconfiguration management. Such degree of flexibility is justified by the fact that 15
- Transceiver Subsystem API needs to embrace the needs of the high variety in waveform 16
- applications potentially implemented by a given Transceiver Subsystem. 17
- The real-time control mechanism implemented by mandatory interfaces TxControl and RxControl 18
- 19 is relying upon the notion of burst, which represents the elementary operational period of a
- 20 Transceiver. Effective usage of a Transceiver is therefore consisting in activating a succession
- 21 of discontinuous bursts.
- The control of bursts has a very high flexibility because of notions of Timing Profile ("when and 22.
- 23 for how long to operate a burst") and Tuning Profile ("how to transform the signal when operating
- a burst") as described in Figure 10 below. 24



3

4

5

6

# OCCAR UNCLASSIFIED RELEASABLE TO THE PUBLIC





THALES

Title

**ESSOR Architecture Introductory Document**  Document Number: CA-PRA-SAS-63996053-549

ue: AB (Page) 37 of 47

- The Start Time of the Timing Profile is expressed using an Absolute or an Event-based (= relative) referencing convention.
- The Tuning Profile is expressed using explicit arguments values (e.g. for Carrier Frequency, Transmit Power, Receive Baseband Packet Size) plus one particular integer index, that references, among a waveform-specific predefined set (= Tuning Presets), the behaviour that the Transceiver shall apply in the signal transform.
- 7 Last, data is exchanged amongst Modem and Transceiver by packets of baseband samples a
- 8 given burst being possible composed of a single packet or several ones.



9

10

13

Figure 10 - Burst creation and data exchanges

- Interfaces in Rx and Tx extension enable to deal with a lot of side capabilities such as Automatic Gain Control (AGC), in-burst tuning, asynchronous Tx flow control.
  - 5.3.2 Reconfiguration
- 14 In addition to the mechanisms defined for effective waveform usage, the ESSOR Transceiver
- Subsystem API clarifies the way to reconfigure the Transceiver, as highlighted in Figure 11
- 16 below:



3

4

5

6

7 8

9

10

11

12

13 14

15

16

17

- Definition of one simple interface that enables the platform control to select the desired waveform, using an integer index (the way a Transceiver reconfigures itself to comply with the needs of the requested waveform is left to implementation),
- Definition of a set of common formal parameters enabling to characterise the expected behaviours, called Transceiver Configuration Profiles (definition of the required Tuning Presets are one important part of those Configuration Profiles).



Figure 11 - Overview of Transceiver Interfaces

#### 5.3.3 Additional characteristics of the ESSOR Transceiver API

In addition to the functional aspects presented in previous chapter, the fact that the Transceiver Subsystem API has to support implementation of Modem operations creates a need to complete the regular SCA-based specification approach for Radio Devices with additional aspects:

- Possibility to make direct connections between Modem and Transceiver, without the usage of a CORBA middleware or ESSOR MHAL, is granted by definition of languagespecific interfaces suited for C, C++ and VHDL implementations.
- A complete part of the Transceiver Subsystem API is dedicated to formalization of realtime constraints to be used in system and software engineering phases, so that the joint



2

3

4

5

# OCCAR UNCLASSIFIED RELEASABLE TO THE PUBLIC





THALES

Title

Document Number: CA-PRA-SAS-63996053-549

ESSOR Architecture Introductory Document

sue: AB (Page) 39 of 47

operations of the waveform application and the transceiver subsystem meet the generally stringent real-time requirements applicable to modem.

 The Transceiver Subsystem is the typical example of RD that requires implementation in the form a Distributed Device, where API-compliant software interfaces to the Transceiver are located in different processing units, as highlighted in Figure 12 below.



Figure 12 - Distributed Transceiver Device and Façades

Last, from an implementation perspective, a Transceiver Device can be entirely based on proprietary design, or can use building blocks compliant with implementation standards. A typical example of these implementation standards is JTRS MHAL RF Chain Coordinator, as introduced in § A.7 of [7], which enables programming and real-time access to the Transceiver. Another possible example is usage of OBSAI (Open Base Station Architecture Initiative – www.obsai.org) or CPRI (Common Public Radio Interface – www.cpri.info) interfaces defined for cellular systems base stations.

15

16

6 7

8

9

10

11

12

13

14

## 5.3.4 Contribution to WINNF Transceiver Facility Specification

- 17 ESSOR "Transceiver Subsystem Device API descriptions document" [10], has contributed to the
- WINNF harmonization process leading to the WINNF Transceiver Facility PIM Specification
- 19 [11].













THALES

Title

**ESSOR Architecture** 

CA-PRA-SAS-63996053-549

**Introductory Document** 

(Page) 40 of 47

#### 5.4 ESSOR Radio Services 1

- Radio Services are software components that provide functionalities useful for the waveform. 2
- These functionalities are related to the operations of the waveform (Timing Service, IP Service, 3
- Retransmission Service), its control and monitoring (HMI Service, SNMP Service, Fault 4
- Management), the download of its files and the properties configuration (Configuration Service). 5
- As presented for the RD APIs in §5.2, the adaptation of RS APIs is a Platform dependent choice. 6
- 7 The approach of the ESSOR Radio Services API specification is also to maximise the
- compatibility with the JTRS specification, where applicable. The API definition starts from the 8
- existing published JTRS API, highlighting the parts where clarifications or modifications are 9
- applied, and extending those interfaces and behaviours to cope with ESSOR additional 10
- functionalities. 11
- When needed, additional RS API are defined. However, due to a limited number of JTRS 12
- published RS APIs, JTRS is influencing ESSOR Architecture less in RS (only for Timing Service 13
- 14 and Vocoder Service [2]) than for RD API document descriptions.
- The Vocoder Service API supports an extended set of vocoding algorithms compared to JTRS 15
- 16 definition.
- The Timing Service API extends Waveform and System UTC Time and adds new APIs "System 17
- Delta Time" and "Time Synchronization". 18
- 19 Table 2 below summarizes the list of Radio Services that are considered in ESSOR Service API
- definition. 20













Title

Document Number: CA-PRA-SAS-63996053-549

(Page) 41 of 47

| OK<br>SSOR |       | SSOR Architecture roductory Document |  |
|------------|-------|--------------------------------------|--|
| ·          |       |                                      |  |
| Radio Sei  | vices | Functional Groups                    |  |

| Radio Services              | Functional Groups / Functionalities         |
|-----------------------------|---------------------------------------------|
|                             | SYSTEM CONFIGURATION                        |
|                             | WF deploy Persistent information Management |
|                             | WF post-deploy Persistent Information       |
|                             | Management                                  |
|                             |                                             |
| Configuration Service       | WF INSTALL                                  |
|                             | WF Files storage                            |
|                             | Installed WF record update                  |
|                             | WF UNINSTALL                                |
|                             | Installed WF record removal                 |
|                             | FAULT MONITOR MANAGEMENT                    |
| Fault Management Service    |                                             |
| i duit management service   | FAULT monitor                               |
|                             | Fault events Management                     |
|                             | USER CONTROL INTERFACE                      |
| HMI Service                 | NA/E LIMI acodesi                           |
|                             | WF HMI control     NETWORKING               |
|                             | NET WORKING                                 |
| IP Service                  | IP Traffic Management                       |
|                             | IP packet Route                             |
|                             | RETRANSMISSION MANAGEMENT                   |
| Between envised on Complete |                                             |
| Retransmission Service      | Retransmission channel Lifecycle            |
|                             | Retransmission channel Management           |
|                             | USER CONTROL INTERFACE                      |
| SNMP Service                |                                             |
|                             | WF SNMP control     TIME MANAGEMENT         |
|                             | I IIVIE IVIANAGEIVIEN I                     |
| Timing Service              | System Time Management                      |
| I miling Service            | 1PPS Management                             |
|                             | External Synchronization                    |
|                             | USER INFORMATION INTERFACE (AUDIO)          |
|                             |                                             |
| Vocoder Service             | VOCODING algorithms                         |
|                             | VOCODING streams                            |
|                             | VOCODING Management                         |
|                             | <u> </u>                                    |

Table 4 - List of Radio Services (RS) of the ESSOR Architecture



### OCCAR UNCLASSIFIED **RELEASABLE TO THE PUBLIC**











Title

**ESSOR Architecture** 

Document Number:

(Page) 42 of 47

Each of these APIs is defined with state of the art approach and exhaustive specification

**Introductory Document** 

- 2 information, like context, class, state and sequence diagrams plus behaviour description and,
- 3 obviously, the IDL definition for each specific component's interface.













Title

**ESSOR Architecture Introductory Document** 

CA-PRA-SAS-63996053-549

(Page) 43 of 47

#### 6. Conclusion

- 1 2
- 3 The ESSOR Industries presented in this document an overview of the ESSOR Architecture, built
- from the main specifications published by JTRS for SDR standardisation: SCA 2.2.2 4
- specification and JTRS API specification. 5
- One main area of the extensions provided by the ESSOR Architecture relatively to SCA 2.2.2 6
- concerns the definition of complete Operating Environments for DSP and FPGA Processing 7
- 8 Elements, with two Connectivity options specified: CORBA and ESSOR MHAL.
- One other important area of extension concerned the definition of additional Radio Devices and 9
- 10 Services API, including specification of a complete Transceiver API based on the Wireless
- Innovation Forum Transceiver Facility V.1. 11
- 12 The ESSOR Architecture has contributed to the WINNF harmonization process in SDR
- ecosystem contributing in both Transceiver and DSP AEP and IDL Profile WINNF working 13
- 14 groups.
- The aspects related to Radio Security Services and security architecture were not covered in 15
- this document as they contain information not authorized today for public release. Anyway, some 16
- 17 information on the security part of the ESSOR Architecture, may be obtained by interested
- Governments, through the sponsorship of one or more ESSOR Participating States. 18
- 19 Implementation of the ESSOR Architecture has been realized on national platforms of the
- ESSOR participating states, and the ESSOR HDR WF has been ported those platforms. This 20
- effort will bring decisive return of experience on the ESSOR Architecture. 21











THALES

Title

**ESSOR Architecture Introductory Document**  Document Number: CA-PRA-SAS-63996053-549

(Page) 44 of 47

## 7. Acronyms

1 2

| Acronyms | Description                               |  |
|----------|-------------------------------------------|--|
| AEP      | Application Environment Profile           |  |
| API      | Application Program Interface             |  |
| AGC      | Automatic Gain Control                    |  |
| CA       | Common Activities                         |  |
| CF       | Core Framework                            |  |
| CORBA    | Common Object Request Broker Architecture |  |
| CPRI     | Common Public Radio Interface             |  |
| CSP      | Communications Sequential Process         |  |
| DSP      | Digital Signal Processor                  |  |
| EDA      | European Defence Agency                   |  |
| ESSOR    | European Secure SOftware defined Radio    |  |
| FPGA     | Field Programmable Gate Array             |  |
| GNSS     | Global Navigation Satellite System        |  |
| GPP      | General Purpose Processor                 |  |
| HAL      | Hardware Abstraction Layer                |  |
| HDR      | High Data Rate                            |  |
| HF       | High Frequency                            |  |
| HMI      | Human-Machine Interface                   |  |
| HW       | Hardware                                  |  |
| IDL      | Interface Definition Language             |  |

## **OCCAR UNCLASSIFIED**







**Introductory Document** 







Title

Document Number: CA-PRA-SAS-63996053-549 **ESSOR Architecture** (Page) 45 of 47

| Acronyms | Description                                                 |
|----------|-------------------------------------------------------------|
| IP       | Internet Protocol                                           |
| JTRS     | Joint Tactical Radio System                                 |
| LD       | Logical Destination                                         |
| MHAL     | Modem Hardware Abstraction Layer                            |
| OBSAI    | Open Base Station Architecture Initiative                   |
| OCCAR    | Organisation Conjointe de Coopération en matière d'ARmement |
| OE       | Operating Environment                                       |
| ORB      | Object Request Broker                                       |
| OS       | Operating System                                            |
| PE       | Processing Element                                          |
| PHY      | WF Phisical Layer                                           |
| POSIX®   | Portable Operating System Interface                         |
| PTF      | Platform                                                    |
| RD       | Radio Devices                                               |
| RF       | Radio Frequency                                             |
| RS       | Radio Services                                              |
| RSS      | Radio Security Services                                     |
| RTL      | Register Transfer Language                                  |
| RTOS     | Real-Time Operating Systems                                 |
| SCA      | Software Communications Architecture                        |
| SDR      | Software Defined Radio                                      |















Title

Document Number: CA-PRA-SAS-63996053-549

(Page) 46 of 47

## **ESSOR Architecture Introductory Document**

| Acronyms | Description                         |
|----------|-------------------------------------|
| SNMP     | Simple Network Management Protocol  |
| SPD      | Software Package Descriptor         |
| SW       | Software                            |
| UHF      | Ultra High Frequency                |
| UML      | Unified Modelling Language          |
| VHDL     | VHSIC Hardware Description Language |
| VHF      | Very High Frequency                 |
| WF       | Waveform                            |
| WInnF    | Wireless Innovation Forum           |

Table 5 - Acronyms list

1 2















Title

Document Number: CA-PRA-SAS-63996053-549

**ESSOR Architecture Introductory Document** 

(Page) 47 of 47

 END OF THE DOCUMENT